Name of the experiment: To design and implement SR flip-flop.

Objective: To learn about the operation of SR flip-flop.

#### Task:

(i) to design a circuit to observe the output of a SR flip flop.

(ii) To implement the design circuit on the breadboard.

(iii) To observe the output.

Theory: SR flip-flop is an edge triggered flip-flop. It is triggered by the positive going edge of the clock signal. This means that the FF can charge state only when a signal applied to its clock input makes a transition from 0 to 1. The 5 and R input control the state of the FF in the same manner of a SR Lateh. The figure of a SR flip-flop is given at the next page.



Fig: SR Hip-Hop

# Equipment:

(i) Bruadboard

(ii) Wires

iii) IC 7400 orc 741500

Working procedure:

- (i) At first all the necessarry equipment had been taken and made a circuit according to the circuit diagram.
- (1) Two LED's were connected to the set and reset output to observe the output.
- (iii) set and reset inputs were connected to 5 v voltage supply through switch.

## Treuth Table:

| 5 | R | clk | 9         | 9         |
|---|---|-----|-----------|-----------|
| 0 | 0 | 0   | No change | No charge |
| 0 | Õ | 1   | No change | No change |
| 0 | 1 | 1   | 0         | 1         |
| 1 | 0 | 1   | 3         | 0         |
| 1 | 1 | 1   | 1         | 14        |

Fresult and Discussion: Initially there was no clock pulse and the output was remained same, when there was a clock pulse, output change their state according to SR control input. But when set and reset input both are HIGH, the both output were AIGH. As we know, outputs are complement to each other. It's are invalid state.

Precaution:

is the NAND IC was placed preoperly on the breed board.

(ii) Connections were made carefully.

(iii) supply voltage was 5 v forc to saily.

(iv) Powers supply was turned off whenevers there was a need to make a circuit change.

Name of Experciment: To design and implement Jk Hip-Hop.

Objective: To learn about the operation of Jk Hip-Hop.

Task:

(i) To design a circuit to observe the output of a Jk flip-flop.

(ii) To implement the designed circuit on the bread board.

(iii) To observe the output.

Theory: It flip-flop is triggered by the positive going edge of the clock signal. The I and k input control the state of the flip-flop in the same ways as the s and R inputs for the clocked SR flip-flop except for one major difference the J=k=1 condition does not result in an ambiguous output for this 1, 1 condition the FF will always go to its oposite state upon the port of the clock signal. This is called the toggle made of operation. In this made, if both I and I are left HIGH the FF will change state (toggle) for each port of the clock.



Fig: JK flip-flop

### Equipment:

(i) Bread Board.

(ii) wires.

(iii) 7410 on 741510 and 7400 on 741500 TC.

iN LEDS

(V) Resistor.

# Working procedure:

(1) At first all necessary equipment had been taken and made a circuit according to the circuit drawn above.

(1) 5 v supply was given to I and k through switch.

(iii) Reset and set output was connected to the LED's to observe the output.

(iv) The set and the reset was given fact to three input NAND gate as one of the input.

### Truth table:

| J | K | clk        | Ĵ.       | Ģ .        |
|---|---|------------|----------|------------|
| 0 | 0 | Ü          | Nothinge | No alterge |
| 0 | O | 1          | Nocharar | No change  |
| 0 | 1 | +          | 0        | 1          |
| 1 | 0 | $\uparrow$ | 1        | ٥          |
| 1 | 7 | 1          | 0        | 1          |

Result and Discussion: Initially there was no clock pulse and output remained same, when the clock pulse is applied output was changed according to input when I and k are both were HIGH, the output was revesed from the previous state This shows the toggle mode of Jk FF.

## Precoudin:

- (1) The 741510 FC was placed properly on the bread board.
- (ii) Connection were made carrefully.
- (iii) Powerz supply was turned off whenever there was a need to make a circuit change.

Name of experiment: To design and implement T flip-flop.

Observe: To learn about the operation of T flip-flop.

#### Task:

1) To design and a circuit fore T flip flop

(iii) To implement the designed circuit on the broad board.

(iii) To observe the output.

Theory: T flip flop is a single input po version of Ik flip-flop. in which the input I and k are connected together and is provided as a single input as T. when the clock is absent the flip-flop is disabled as usual and previous output is maintained at output when the clock is present and T=0 even through flip-flop is enabled the output does not switch its state when T=1 during clock it causes J=k=1 and as earlier discussed it will toggle to output state.

## Equipments:

- (i) Bread boards and wires.
- (ii) 7410 OR 741510 and 7400 or 741500 IC
- @ LED'S
- liv) Resistors

# Circuit diagrams



#### Truth Table:

| T | cik | Q         | Q         |
|---|-----|-----------|-----------|
| 0 | ×   | No change | No change |
| 1 | 0   | Nochange  | No charge |
| 1 | 1   | Toggle    | Togale.   |

## Working procedure: -

(1) At first all the necessary equipment had been taken and a circuit was made for Tflip-flop.

(iii) The set and reset output was connected to the LEDs and

noted down all the results.

### Result and Discussion:

when there was no clock pulse, output remined unchanged, when there was a clock but T=0, output still will remain same. When T=1 both J and k is High it drives the output to toggle. This toggle containes until the clock pulse stop.

### Prescaution:

- (1) The NAND IC was placed preoperly on the breadboard.
- (ii) Connection were given sarrefully.
- (iii) 5 v power supply was turned off whenever there was a need make a circuit change.

Name of the Experiment: To design and Implement D flip flop.
Objectives: To learn about the operation of D flip-flop.

## Task!

(i) to design and circuit to observe the output of a D flip flop.

(ii) To implement the designed circuit on the bread board.

(iii) To observe the output.

Theory: The D flip flop is the most important flip flop from other clocked types. It ensures that at the same time both the inputs i.e. s and R are reverse equal to 1. The Delay flip-flop is designed using a goded sR flip-flop with an inverser romnected between the inputs allowing for a single input inverser romnected between the inputs allowing for a single input inverser romnected between the inputs allowing for a single input D. This single data input which is labeled as D" used in place of the set input and for the complementary Reset input the inverter is used. Thus, the level sensitive D type or D flip flop is constructed from a level sensitive SR flip-flop.

# Cincuit Diagram?



Fig : D Hip - Hop

# Truth Tuble:

| COK  | D | Q  | Q  |
|------|---|----|----|
| 1>>0 | × | NC | NC |
| 1>>2 | 6 | 0  | 1  |
| 1>>1 | 1 | 1  | 0  |

# Working procedure:

is At first all the necessary equipment had been taken and made a circuit according to the circuit drawn figure.

(ii) Two LED's were connected to the set and Reset output to observe the output.

(iii) Set and Reset inputs were connected to 5 v voltage, supply through switch.

Result and Discussion: Initially there was no clock pulse and output was remained same when there was a clock pulse output change theire state according to D control input when D input was to stayed low the output was remained the set state and when D input stayed high the output remain reset state.

### Precaution?

- (i). The NOT and NAND IC was placed properly on the broadboard.
- (ii) Connection were made carrefully.
- (iii) supply voltage 5 v fore sately.